AP NEWS
Press release content from Globe Newswire. The AP news staff was not involved in its creation.
PRESS RELEASE: Paid content from Globe Newswire
Press release content from Globe Newswire. The AP news staff was not involved in its creation.

DATE 2019: eSilicon to present two papers on advanced floor planning techniques with the Polytechnic University of Catalonia

March 21, 2019

BARCELONA, Spain, March 20, 2019 (GLOBE NEWSWIRE) --

What:eSilicon, a leading provider of FinFET-class ASICs, market-specific IP platforms and advanced 2.5D packaging solutions, with the Polytechnic University of Catalonia, Barcelona, Spain are presenting two papers on advanced floor planning techniques at DATE 2019, Florence, Italy.

Who: Alex Vidal-Obiols, Jordi Cortadella, Jordi Petit, Department of Computer Science, Universitat Politècnica de Catalunya. Marc Galceran-Oms, Ferran Martorell, eSilicon EMEA, Barcelona, Spain.

RTL-Aware Dataflow-Driven Macro Placement This paper proposes a novel multi-level approach for macro placement of complex designs dominated by macro blocks, typically memories. Using the hierarchy tree, the netlist is divided into blocks containing macros and standard cells and their dataflow affinity is inferred considering the latency and flow width of their interaction. This information, known by the RTL designer, is often lost during physical synthesis. The layout is represented using slicing structures and generated with a top-down algorithm capable of handling blocks with hard and soft components, aimed at wirelength minimization. This approach outperforms commercial tools and handcrafted results. These floor plans provide an excellent starting point for physical design and can significantly reduce turn-around time.

When: Tuesday, March 26 3:30 PM Session 3.4.4

Design Mapper: Dataflow Analysis for Better Floor Plans RTL-level information in the netlist provides insight on circuit structure, but it is usually not sufficiently exploited at physical design. Design Mapper captures hierarchy and array information from the netlist to automatically extract the dataflow relations between blocks and macros in the design. The information helps find better macro placements and reduces turn-around time.

When: Friday, March 29 4:30 PM Session W04.12.2

About eSilicon eSilicon provides complex FinFET ASICs, market-specific IP platforms and advanced 2.5D packaging solutions. Our ASIC-proven, differentiating IP includes highly configurable 7nm 56G/112G SerDes plus networking-optimized 16/14/7nm FinFET IP platforms featuring HBM2 PHY, TCAM, specialized memory compilers and I/O libraries. Our neuASIC™ platform provides AI-specific IP and a modular design methodology to create adaptable, highly efficient AI ASICs. eSilicon serves the high-bandwidth networking, high-performance computing, artificial intelligence (AI) and 5G infrastructure markets. www.esilicon.com

Collaborate. Differentiate. Win.™

eSilicon is a registered trademark, and the eSilicon logo, neuASIC and “Collaborate. Differentiate. Win.” are trademarks, of eSilicon Corporation. Other trademarks are the property of their respective owners.

Contacts:Sally Slemons Nanette CollinseSilicon Corporation Public Relations for eSiliconsslemons@esilicon.com 617-437-1822 nanette@nvc.com